• <ins id="pjuwb"></ins>
    <blockquote id="pjuwb"><pre id="pjuwb"></pre></blockquote>
    <noscript id="pjuwb"></noscript>
          <sup id="pjuwb"><pre id="pjuwb"></pre></sup>
            <dd id="pjuwb"></dd>
            <abbr id="pjuwb"></abbr>
            隨筆 - 60, 文章 - 0, 評(píng)論 - 197, 引用 - 0
            數(shù)據(jù)加載中……

            ARM 嵌入式學(xué)習(xí)筆記 (一)

            I. Programmer's Model
              1. ARM instruction set
                 Branch instructions
                 Data-processing instructions
                 Status register transfer instructions
                 Load and store instructions
                 Coprocessor instructions
                 Exception-generating instructions
             
              2. Processor modes
                 Processor mode     Description
                 ----------------   -------------------------------------------------------
                 User          usr     Normal program execution mode
                 FIQ           fiq     Supports a high-speed data transfer or channel process
                 IRQ           irq     Used for general-purpose interrupt handling
                 Supervisor svc     A protected mode for operating system
                 Abort        abt     Implements virtual memory and/or memory protection
                 Undefined  und     Support software emulation of hardware coprocessors
                 System       sys     Runs privileged operating system tasks
             
              3. Registers
                 (1) 31 general-purpose registers, including PC.
                 (2) 6 status registers, these registers are also 32 bits, but only 12 of
                     32 bits are allocated or need to be implemented.
                 (3) At any time, 15 general-purpose registers (R0~R14), one or two status
                     registers and the program counter are visible.
                 (4) The general-purpose registers R0~R15 can be split into three groups:
                     The unbanked registers: R0~R7
                     The banked registers: R8~R15
                     Register 15, the PC, is described in the Program counter
                 (5) Banked registers means that each of them refers to the same 32-bit
                     physical register in all processor modes; Unbanked registers means
                     the physical register referred to by each of them depends on the
                     current processor mode.

              4. Exceptions
                 (1)ARM supports seven types of exception, following table lists the types
                    of exception and the processor mode that is used to process that
                    exception:
                    -----------------------------------------------------------------------
                    Exception               Mode              Normal             High Vector
                                                                         adddress           address
                    -----------------------------------------------------------------------
                    Reset                      Supervisor      0x00000000      0xFFFF0000
                    Undefined               Undefined       0x00000004      0xFFFF0004
                    Software Interupt    Supervistor     0x00000008      0xFFFF0008
                    Prefetch Abort        Abort             0x0000000C      0xFFFF000C
                    Data Abort             Abort             0x00000010       0xFFFF0010
                    IRQ (interupt)         IRQ               0x00000018       0xFFFF0018
                    FIQ (fase interupt)  FIQ               0x0000001C       0xFFFF001C
                    -----------------------------------------------------------------------
                   
               Note: The normal vector at address 0x000014 and the high vector address
                     at 0xFFFF0014 are not normally used and are reserved for furture
                     expansion.
                 (2) An interupt handler that wishes to store its return link on the stack
                     might use instrcutions of following form at its entry point:
                    
                     SUB    R14, R14, #4
                     STMFD  SP!, {<other_registers>, R14}

                     and return using the instruction:

                     LDMFD  SP!, {<other_registers>, PC}^

                 (3) Exception priorities
                     ---------------------------------------------
                      Priority         Exception
                     ---------------------------------------------
                              1          Reset
                     ---------------------------------------------
                              2          Data Abort
                     ---------------------------------------------
                              3          FIQ
                     ---------------------------------------------
                              4          IRQ
                     ---------------------------------------------
                              5          Prefetch Abort
                     ---------------------------------------------
                              6          Undefined instruction
                                         SWI
                     ---------------------------------------------
                    
               5. Memory and memory-mapped I/O
                  (1) Address align
                      ARM address is word-aligned which means that the address is divisible
                      by 4(actually the last two bits of that address are 0)

                  (2) Endianness
                      In a little-endian memory system:
                      A byte or halfword at word-aligned address is the least significant
                      byte or halfword within the word at that address

                      In a big-endian memory system:
                      A byte or halfword at word-aligned address is the most significant
                      byte or halfword with the word at that address

                  (3) Memory-mapped I/O
                      This uses special memory addresses which supply I/O functions when
                      they loaded from or stored to.

             

            posted on 2008-01-02 18:16 Normandy 閱讀(1834) 評(píng)論(1)  編輯 收藏 引用 所屬分類: Embeded Area

            評(píng)論

            # re: ARM 嵌入式學(xué)習(xí)筆記 (一)[未登錄](méi)  回復(fù)  更多評(píng)論   

            ARM新手交流群 72142215
            嵌入式軟硬件開(kāi)發(fā)!歡迎大家加入!!
            學(xué)習(xí)嵌入式系統(tǒng)uc/os-11和linux等嵌入式系統(tǒng)的,歡迎加入,大家一起交流!ARM新手交流群 72142215
            嵌入式軟硬件開(kāi)發(fā)!歡迎大家加入!!
            學(xué)習(xí)嵌入式系統(tǒng)uc/os-11和linux等嵌入式系統(tǒng)的,歡迎加入,大家一起交流!ARM新手交流群 72142215
            嵌入式軟硬件開(kāi)發(fā)!歡迎大家加入!!
            學(xué)習(xí)嵌入式系統(tǒng)uc/os-11和linux等嵌入式系統(tǒng)的,歡迎加入,大家一起交流!
            2008-10-17 10:22 | 1
            亚洲国产精久久久久久久| 久久超乳爆乳中文字幕| 久久国产精品免费| 久久综合色之久久综合| 伊人久久久AV老熟妇色| 久久99精品国产麻豆宅宅 | 久久久青草久久久青草| 久久久久国产精品嫩草影院| 亚洲国产成人精品无码久久久久久综合 | 久久精品国产第一区二区| 模特私拍国产精品久久| 国产精品久久久久9999| 久久久精品日本一区二区三区| 97精品伊人久久久大香线蕉| 久久免费小视频| 看久久久久久a级毛片| 成人a毛片久久免费播放| 国产毛片欧美毛片久久久| 国产精品无码久久久久| 久久综合综合久久综合| 久久天天躁狠狠躁夜夜2020一| 91精品国产乱码久久久久久| 久久久久亚洲AV无码观看| 成人午夜精品久久久久久久小说| 亚洲va久久久噜噜噜久久狠狠| 久久国产视频网| 国产精品久久久99| 国产一区二区三区久久| 亚洲AV无码久久| 无码精品久久久天天影视| 一本大道久久香蕉成人网| 久久精品国产一区二区三区| 色成年激情久久综合| 91精品国产高清久久久久久io | 久久国产精品久久| 国产亚洲精久久久久久无码| 日韩乱码人妻无码中文字幕久久| 2021久久精品免费观看| 中文字幕亚洲综合久久菠萝蜜| 久久午夜福利电影| 亚洲精品国产自在久久|