• <ins id="pjuwb"></ins>
    <blockquote id="pjuwb"><pre id="pjuwb"></pre></blockquote>
    <noscript id="pjuwb"></noscript>
          <sup id="pjuwb"><pre id="pjuwb"></pre></sup>
            <dd id="pjuwb"></dd>
            <abbr id="pjuwb"></abbr>
            隨筆 - 60, 文章 - 0, 評論 - 197, 引用 - 0
            數據加載中……

            ARM 嵌入式學習筆記 (一)

            I. Programmer's Model
              1. ARM instruction set
                 Branch instructions
                 Data-processing instructions
                 Status register transfer instructions
                 Load and store instructions
                 Coprocessor instructions
                 Exception-generating instructions
             
              2. Processor modes
                 Processor mode     Description
                 ----------------   -------------------------------------------------------
                 User          usr     Normal program execution mode
                 FIQ           fiq     Supports a high-speed data transfer or channel process
                 IRQ           irq     Used for general-purpose interrupt handling
                 Supervisor svc     A protected mode for operating system
                 Abort        abt     Implements virtual memory and/or memory protection
                 Undefined  und     Support software emulation of hardware coprocessors
                 System       sys     Runs privileged operating system tasks
             
              3. Registers
                 (1) 31 general-purpose registers, including PC.
                 (2) 6 status registers, these registers are also 32 bits, but only 12 of
                     32 bits are allocated or need to be implemented.
                 (3) At any time, 15 general-purpose registers (R0~R14), one or two status
                     registers and the program counter are visible.
                 (4) The general-purpose registers R0~R15 can be split into three groups:
                     The unbanked registers: R0~R7
                     The banked registers: R8~R15
                     Register 15, the PC, is described in the Program counter
                 (5) Banked registers means that each of them refers to the same 32-bit
                     physical register in all processor modes; Unbanked registers means
                     the physical register referred to by each of them depends on the
                     current processor mode.

              4. Exceptions
                 (1)ARM supports seven types of exception, following table lists the types
                    of exception and the processor mode that is used to process that
                    exception:
                    -----------------------------------------------------------------------
                    Exception               Mode              Normal             High Vector
                                                                         adddress           address
                    -----------------------------------------------------------------------
                    Reset                      Supervisor      0x00000000      0xFFFF0000
                    Undefined               Undefined       0x00000004      0xFFFF0004
                    Software Interupt    Supervistor     0x00000008      0xFFFF0008
                    Prefetch Abort        Abort             0x0000000C      0xFFFF000C
                    Data Abort             Abort             0x00000010       0xFFFF0010
                    IRQ (interupt)         IRQ               0x00000018       0xFFFF0018
                    FIQ (fase interupt)  FIQ               0x0000001C       0xFFFF001C
                    -----------------------------------------------------------------------
                   
               Note: The normal vector at address 0x000014 and the high vector address
                     at 0xFFFF0014 are not normally used and are reserved for furture
                     expansion.
                 (2) An interupt handler that wishes to store its return link on the stack
                     might use instrcutions of following form at its entry point:
                    
                     SUB    R14, R14, #4
                     STMFD  SP!, {<other_registers>, R14}

                     and return using the instruction:

                     LDMFD  SP!, {<other_registers>, PC}^

                 (3) Exception priorities
                     ---------------------------------------------
                      Priority         Exception
                     ---------------------------------------------
                              1          Reset
                     ---------------------------------------------
                              2          Data Abort
                     ---------------------------------------------
                              3          FIQ
                     ---------------------------------------------
                              4          IRQ
                     ---------------------------------------------
                              5          Prefetch Abort
                     ---------------------------------------------
                              6          Undefined instruction
                                         SWI
                     ---------------------------------------------
                    
               5. Memory and memory-mapped I/O
                  (1) Address align
                      ARM address is word-aligned which means that the address is divisible
                      by 4(actually the last two bits of that address are 0)

                  (2) Endianness
                      In a little-endian memory system:
                      A byte or halfword at word-aligned address is the least significant
                      byte or halfword within the word at that address

                      In a big-endian memory system:
                      A byte or halfword at word-aligned address is the most significant
                      byte or halfword with the word at that address

                  (3) Memory-mapped I/O
                      This uses special memory addresses which supply I/O functions when
                      they loaded from or stored to.

             

            posted on 2008-01-02 18:16 Normandy 閱讀(1843) 評論(1)  編輯 收藏 引用 所屬分類: Embeded Area

            評論

            # re: ARM 嵌入式學習筆記 (一)[未登錄]  回復  更多評論   

            ARM新手交流群 72142215
            嵌入式軟硬件開發!歡迎大家加入!!
            學習嵌入式系統uc/os-11和linux等嵌入式系統的,歡迎加入,大家一起交流!ARM新手交流群 72142215
            嵌入式軟硬件開發!歡迎大家加入!!
            學習嵌入式系統uc/os-11和linux等嵌入式系統的,歡迎加入,大家一起交流!ARM新手交流群 72142215
            嵌入式軟硬件開發!歡迎大家加入!!
            學習嵌入式系統uc/os-11和linux等嵌入式系統的,歡迎加入,大家一起交流!
            2008-10-17 10:22 | 1
            色综合色天天久久婷婷基地| 99久久精品国内| 伊人伊成久久人综合网777| 思思久久精品在热线热| 精品久久香蕉国产线看观看亚洲| 久久精品国产亚洲7777| 久久亚洲私人国产精品vA| 99热热久久这里只有精品68| 久久人人爽人人爽人人片AV不| 国产91色综合久久免费分享| 亚洲午夜无码AV毛片久久| 亚洲一区中文字幕久久 | 久久久国产精品福利免费| 日韩一区二区三区视频久久 | 国产精品美女久久久久av爽| 一本久久a久久精品vr综合| 国产精品成人精品久久久| 久久精品国产精品亚洲毛片| 亚洲美日韩Av中文字幕无码久久久妻妇 | 性做久久久久久久久老女人| 国产精品福利一区二区久久| 亚洲国产精品久久电影欧美| 国产精品中文久久久久久久| 久久精品国产精品亚洲下载| 国产精品午夜久久| 国产一区二区精品久久岳| 色综合合久久天天综合绕视看| 亚洲AV无一区二区三区久久| 一极黄色视频久久网站| 久久亚洲电影| 久久综合久久美利坚合众国| 亚洲国产视频久久| 伊人久久久AV老熟妇色| 欧美黑人又粗又大久久久| 亚洲精品无码久久久久久| 久久99精品久久久久久hb无码| 国产亚洲综合久久系列| 99热精品久久只有精品| 日韩一区二区三区视频久久| 欧美精品国产综合久久| 欧美精品久久久久久久自慰|